In this paper, a novel 10-bit A/D converter based on a pipeline-like architecture specific for low-noise, self-triggered sensors, (e.g., X-rays and -rays spectrometry) is presented. The main innovative feature of the proposed A/D structure is the concept that, for a sampled input signal, a pipeline ADC may behave as a combinatorial logic and may operate without any timing signal (clock). The conversion is obtained asynchronously propagating the partial conversions and the residues through the various stages. This concept is validated by means of a prototype ADC fabricated in a standard 0.35 m CMOS technology. The active area is 2.24mm , and it provides a conversion in 2.5 s (i.e., it can operate with a 400 kS/s data rate) featuring an ENOB equal to 8.91.
A Clock-Less 10-bit Pipeline-Like A/D Converter for Self-Triggered Sensors
Borghetti, Fausto;Baschirotto, Andrea
2008-01-01
Abstract
In this paper, a novel 10-bit A/D converter based on a pipeline-like architecture specific for low-noise, self-triggered sensors, (e.g., X-rays and -rays spectrometry) is presented. The main innovative feature of the proposed A/D structure is the concept that, for a sampled input signal, a pipeline ADC may behave as a combinatorial logic and may operate without any timing signal (clock). The conversion is obtained asynchronously propagating the partial conversions and the residues through the various stages. This concept is validated by means of a prototype ADC fabricated in a standard 0.35 m CMOS technology. The active area is 2.24mm , and it provides a conversion in 2.5 s (i.e., it can operate with a 400 kS/s data rate) featuring an ENOB equal to 8.91.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.