This work introduces a design procedure for two-stage class AB opamps which minimizes power consumption for a given specifications set. The proposed procedure has been applied to the redesign of published opamps for comparison target, demonstrating the procedure validity by improving their efficiency. The systematic procedure is then applied to an opamp that will be part of the readout of an imager. The opamp is designed in a 0.35um 3.3V standard CMOS technology and exhibits GBW=49MHz, SR=74V/us, 0.1% settling time of 43ns, consuming only 0.87mW with a die area of 0.0053mm2
A Systematic Design Procedure for High-Speed Opamp Performance Optimization
Perenzoni, Matteo;Malfatti, Mattia;Stoppa, David;Baschirotto, Andrea
2005-01-01
Abstract
This work introduces a design procedure for two-stage class AB opamps which minimizes power consumption for a given specifications set. The proposed procedure has been applied to the redesign of published opamps for comparison target, demonstrating the procedure validity by improving their efficiency. The systematic procedure is then applied to an opamp that will be part of the readout of an imager. The opamp is designed in a 0.35um 3.3V standard CMOS technology and exhibits GBW=49MHz, SR=74V/us, 0.1% settling time of 43ns, consuming only 0.87mW with a die area of 0.0053mm2File in questo prodotto:
Non ci sono file associati a questo prodotto.
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.